physical-design
Here are 34 public repositories matching this topic...
Create fast and efficient standard cell based adders, multipliers and multiply-adders.
-
Updated
Sep 20, 2023 - Python
Xplace 2.0: An Extremely Fast, Extensible and Deterministic Placement Framework with Detailed-Routability Optimization
-
Updated
Dec 17, 2024 - C
RippleFPGA, A Simultaneous Pack-and-Place Algorithm for UltraScale FPGA
-
Updated
Feb 11, 2020 - C
Physical Design Flow from RTL to GDS using Opensource tools.
-
Updated
Nov 23, 2020
EDA physical synthesis optimization kit
-
Updated
Nov 13, 2023 - Verilog
Ophidian's Mirror Repository on github. https://gitlab.com/eclufsc/eda/ophidian
-
Updated
Feb 17, 2021 - C
RISC-V SoC Physical Implementation in 180 nm CMOS with a Quark Core Based on FemtoRV32
-
Updated
Nov 16, 2023 - Verilog
Assignments of Physical Design for Nanometer ICs (Spring 2017, Prof. Yao-Wen Chang)
-
Updated
Dec 24, 2018 - C
Routing Visualization for Physical Design
-
Updated
Dec 24, 2018 - Python
PrUcess is a low-power multi-clock configurable digital processing system that executes commands (unsigned arithmetic operations, logical operations, register file read & write operations) which are received from an external source through UART receiver module and it transmits the commands' results through the UART transmitter module.
-
Updated
Apr 29, 2023 - Verilog
MNT Bench - An MNT tool for Benchmarking FCN circuits
-
Updated
Nov 19, 2024 - HTML
Lagrangian Relaxation-Based Time-Division Multiplexing Optimization for Multi-FPGA Systems
-
Updated
Jun 25, 2020 - C
Fully pipelined DLX Microprocessor optimized for energy efficiency and testing purposes developed in VHDL. Simulation with Intel® ModelSim®, synthesis under Synopsys® DC Ultra™, and physical layout using Cadence® Innovus™ Implementation System.
-
Updated
Jun 9, 2021 - Verilog
Synthesis using Synopsys DC and Physical Design flow using Synopsys ICC II, of my RISC-V 5 stage pipelined using 32 nm tech repo
-
Updated
Jul 31, 2024 - Verilog
Design, layout, and simulation files of the paper "Atomic Defect-Aware Physical Design of Silicon Dangling Bond Logic on the H-Si(100)-2×1 Surface" by M. Walter, J. Croshaw, S. S. H. Ng, K. Walus, R. Wolkow, and R. Wille in DATE 2024.
-
Updated
Nov 14, 2023 - C
generic NetList data structure for VLSI
-
Updated
Sep 3, 2023 - Verilog
This repository contains all the information included in the beginner SoC/physical design using open-source EDA tools organized by VLSI System Design Corporation. This workshop helped me gain hands-on experience with tools that are used in the physical design flow.
-
Updated
Mar 7, 2021
Creating this repo to document the learnings from the workshop Advanced Physical Design using OpenLANE/SKY130 conducted by VSD
-
Updated
Aug 7, 2022
Design & Synthesis of several digital circuits in VHDL and Verilog. Scripting in TCL, simulation with Intel® ModelSim®, and synthesis under Synopsys® DC Ultra™.
-
Updated
Jan 24, 2021 - Verilog
Improve this page
Add a description, image, and links to the physical-design topic page so that developers can more easily learn about it.
Add this topic to your repo
To associate your repository with the physical-design topic, visit your repo's landing page and select "manage topics."